# Project 30: Dadda Multiplier A Comprehensive Study of Advanced Digital Circuits

By: Abhishek Sharma, Gati Goyal, Nikunj Agrawal, Ayush Jain

Documentation Specialist: Dhruv Patel, Nandini Maheshwari

Created By teath applied

# Contents

| 1 | Introduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3                                              |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| 2 | Key Concepts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3                                              |
| 3 | Steps in Dadda Multiplier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3                                              |
| 4 | Why Choose the Dadda Multiplier?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3                                              |
| 5 | SystemVerilog Code                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4                                              |
| 6 | Testbench                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4                                              |
| 7 | Conclusion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6                                              |
| 8 | References                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 6                                              |
| 9 | Frequently Asked Questions (FAQs)  9.1 What is a Dadda Multiplier?  9.2 How does the Dadda Multiplier differ from the Wallace tree multiplier?  9.3 What are the advantages of using a Dadda Multiplier?  9.4 In what applications is the Dadda Multiplier commonly used?  9.5 What are the key steps in the Dadda Multiplier algorithm?  9.6 Can the Dadda Multiplier be implemented in FPGA or ASIC designs?  9.7 What is the typical complexity of a Dadda Multiplier?  9.8 How does the Dadda Multiplier handle overflow?  9.9 How does the Dadda Multiplier handle overflow? | 7<br>7<br>7<br>7<br>8<br>8<br>8<br>8<br>8<br>8 |

### 1 Introduction

The Dadda Multiplier is an efficient hardware architecture used to perform fast multiplication by reducing the number of partial product addition stages. It improves upon the Wallace tree multiplier by minimizing the number of logic levels required for addition, leading to faster performance and lower hardware complexity. The multiplier works in three steps: generating partial products, reducing them using full and half adders, and performing a final addition. This design is widely used in high-speed digital circuits where optimization is crucial.

# 2 Key Concepts

- Partial Product Generation: The multiplication process begins by generating partial products through bitwise AND operations between the input operands.
- Column-Wise Reduction: The partial products are reduced stage-by-stage using full adders and half adders to minimize the number of rows in each column.
- Dadda Reduction Strategy: Dadda's algorithm focuses on reducing the number of partial product addition stages more efficiently than Wallace trees by controlling the number of bits in each column.
- Final Addition: After reduction, the remaining bits are summed using fast adders to generate the final product.
- Optimization: The Dadda multiplier reduces hardware complexity and improves speed by minimizing the depth of the adder tree, making it ideal for high-speed applications.

# 3 Steps in Dadda Multiplier

- Partial Product Generation: Multiply each bit of one operand with each bit of the other operand using AND gates to generate partial products.
- Column-Wise Grouping: Group the partial products into columns based on their respective weight (bit positions).
- Stage-Wise Reduction: Starting from the least significant column, reduce the number of bits in each column using full adders and half adders. This step ensures that the number of rows in each column is reduced progressively, following Dadda's reduction limits.
- **Final Addition:** Once the columns are reduced to two rows, perform a final addition using a fast adder, such as a carry-lookahead adder or ripple carry adder, to produce the final product.
- Optimization: The arrangement of reductions follows Dadda's strategy to minimize the number of stages, improving the speed and efficiency of the multiplier.

# 4 Why Choose the Dadda Multiplier?

The Dadda Multiplier is a preferred choice for efficient multiplication in digital circuits due to the following reasons:

- Efficiency in Speed: The Dadda Multiplier minimizes the number of addition stages needed for multiplication, leading to faster computation times. This is particularly beneficial in high-speed applications where performance is critical.
- Reduced Circuit Complexity: By employing a systematic reduction strategy, the Dadda Multiplier simplifies circuit design, conserving hardware resources and resulting in a more compact architecture ideal for resource-constrained environments.

- Scalability: The Dadda Multiplier can be easily scaled to accommodate various bit-widths, making it suitable for both small and large applications. Its flexibility allows for adaptation to different requirements without significant redesign efforts.
- Lower Power Consumption: With fewer addition stages and reduced logic levels, the Dadda Multiplier contributes to lower power consumption, making it an excellent choice for battery-operated and energy-efficient devices.
- Versatile Applications: The Dadda Multiplier finds utility in diverse domains such as digital signal processing (DSP), cryptography, image processing, and arithmetic logic units (ALUs). Its efficiency and effectiveness make it a popular choice for high-performance computing tasks.

# 5 SystemVerilog Code

Listing 1: Dadda Multiplier RTL Code

```
nodule dadda_multiplier(
             [3:0] a, // 4-bit input a
     input
             [3:0] b,
                         // 4-bit input b
      output [7:0] product // 8-bit product output
5 );
      wire [3:0] pp0, pp1, pp2, pp3; // Partial products
      wire [7:0] sum1, sum2, sum3; // Sum of each addition stage
      // Partial product generation
      assign pp0 = a[0] ? b : 4'b0000;
      assign pp1 = a[1] ? b : 4'b0000;
12
      assign pp2 = a[2] ? b : 4'b0000;
      assign pp3 = a[3] ? b : 4'b0000;
15
      // Shifting partial products to align them for addition
      assign sum1 = {pp1, 1'b0} + {2'b00, pp0}; // First level of
         addition
      assign sum2 = {pp2, 2'b00} + sum1;
                                                 // Second level of
         addition
      assign sum3 = {pp3, 3'b000} + sum2;
                                                 // Final level of
         addition
20
      assign product = sum3;
                                                  // Final product
21
23 endmodule
```

## 6 Testbench

Listing 2: Dadda Multiplier Testbench



Figure 1: Schematic of Dadda Mutiplier



Figure 2: Synthesis of Dadda Multiplier

```
.product(product)
      );
11
12
      initial begin
13
          // Test cases
          $display("Test started");
          a = 4'd3; b = 4'd2; #10;
          display("a = %d, b = %d, product = %d", a, b, product);
1.8
          a = 4'd5; b = 4'd5; #10;
          display("a = %d, b = %d, product = %d", a, b, product);
          a = 4'd8; b = 4'd6; #10;
          $display("a = %d, b = %d, product = %d", a, b, product);
24
25
          a = 4'd9; b = 4'd9; #10;
26
          $display("a = %d, b = %d, product = %d", a, b, product);
          a = 4'd15; b = 4'd15; #10;
          display("a = %d, b = %d, product = %d", a, b, product);
          $display("Test completed");
32
          $finish;
33
      end
34
                                    By Kegy,
36 endmodule
```

#### 7 Conclusion

The Dadda Multiplier is an efficient and effective hardware implementation for performing multiplication in digital systems. By employing a unique reduction strategy that minimizes the number of addition stages, it achieves faster computation speeds and reduced circuit complexity compared to traditional multiplication algorithms. This multiplier is particularly advantageous in high-speed applications where performance and resource optimization are critical. Overall, the Dadda Multiplier stands as a robust solution for modern digital design challenges, combining both speed and efficiency.

#### References 8

- 1. C. S. Wallace, "A Suggestion for a Fast Multiplier," *IEEE Transactions on Electronic Computers*, vol. EC-13, no. 1, pp. 14-17, Feb. 1964.
- 2. B. Parhami, Computer Arithmetic: Algorithms and Hardware Designs, 2nd ed., Oxford University Press, 2010.
- 3. M. D. Ercegovac and T. Lang, Digital Arithmetic, Morgan Kaufmann, 2003.
- 4. P. J. Ashenden, The Designer's Guide to VHDL, 3rd ed., Morgan Kaufmann, 2008.
- 5. S. Mohanty, B. K. Mohanty, P. Sahu, "High-Speed and Area-Efficient Wallace Tree Multiplier for DSP Applications," Proceedings of the 2011 International Conference on Communication, Computing & Security, 2011.
- 6. J. Rabaey, A. Chandrakasan, B. Nikolic, Digital Integrated Circuits: A Design Perspective, 2nd ed., Prentice Hall, 2003.
- 7. R. Zimmermann, "Binary Adder Architectures for Cell-Based VLSI and their Synthesis," PhD Thesis, Swiss Federal Institute of Technology Zurich, 1998.



Figure 3: Simulation of Dadda Multiplier

- 8. D. Harris, Digital Design and Computer Architecture, Morgan Kaufmann, 2012.
- 9. W. Liu, VLSI Design for Digital Signal Processing, Artech House Publishers, 2018.
- 10. M. K. Jaiswal and S. Panda, "Optimization of Wallace Tree Multiplier Using Compressors," *IEEE International Conference on Emerging Trends in Engineering and Technology*, 2012.

# 9 Frequently Asked Questions (FAQs)

## 9.1 What is a Dadda Multiplier?

The Dadda Multiplier is a hardware implementation of multiplication that reduces the number of partial product addition stages compared to traditional methods, optimizing speed and resource usage.

# 9.2 How does the Dadda Multiplier differ from the Wallace tree multiplier?

While both multipliers aim to reduce the number of stages for addition, the Dadda Multiplier employs a unique reduction strategy that keeps the number of rows in each column minimal, leading to fewer logic levels and faster performance.

# 9.3 What are the advantages of using a Dadda Multiplier?

The Dadda Multiplier offers benefits such as reduced circuit complexity, improved speed of multiplication operations, and efficiency in resource utilization, making it suitable for high-performance digital applications.

# 9.4 In what applications is the Dadda Multiplier commonly used?

The Dadda Multiplier is widely used in digital signal processing (DSP), arithmetic logic units (ALUs), and other high-speed computation scenarios where fast multiplication is critical.

### 9.5 What are the key steps in the Dadda Multiplier algorithm?

The key steps include partial product generation, column-wise grouping, stage-wise reduction of the number of bits in each column, final addition, and optimization of the overall process.

# 9.6 Can the Dadda Multiplier be implemented in FPGA or ASIC designs?

Yes, the Dadda Multiplier can be effectively implemented in both FPGA and ASIC designs, allowing for flexibility in various digital applications.

### 9.7 What is the typical complexity of a Dadda Multiplier?

The complexity of the Dadda Multiplier is generally lower than that of traditional multipliers, as it minimizes the number of addition stages, resulting in faster computation times.

### 9.8 How does the Dadda Multiplier handle overflow?

Overflow management in the Dadda Multiplier can be handled using additional logic that checks the result against the maximum representable value and triggers appropriate overflow signals.